DocumentCode :
465445
Title :
A Power-Gating Technique for Adiabatic Circuits Using Bootstrapped NMOS Switches
Author :
Hu, Jianping ; Dai, Jing ; Zhou, Dong
Author_Institution :
Faculty of Information Science and Technology, Ningbo University, Ningbo, Zhejiang 315211, China. Email: nbhjp@yahoo.com.cn
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
89
Lastpage :
93
Abstract :
This paper presents a power-gating technique for low-power adiabatic circuits. NMOS switches are used to detach adiabatic logic blocks from power-clocks. A NMOS bootstrapping scheme is presented, which are used to reduce turn-on resistors and energy overhead of NMOS switches. The PAL-2N (Pass-transistor adiabatic logic with NMOS pull-down configuration) circuits are investigated using the proposed power-gating technique and TSMC 0.18¿m CMOS process. SPICE simulations show that energy loss is reduced greatly by shutting down idle adiabatic circuit blocks. The proposed power-gating technique is suitable for the adiabatic units during idle periods to reduce dynamic power.
Keywords :
CMOS logic circuits; CMOS process; Circuit simulation; Energy loss; MOS devices; MOSFETs; SPICE; Sleep; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382002
Filename :
4267079
Link To Document :
بازگشت