DocumentCode :
465463
Title :
Clock Skew Reduction by Link-region Technique
Author :
Saeidi, R. ; Masoumi, N.
Author_Institution :
VLSI Research Group, University of Tehran, Tehran, Iran. Email: rosaeidi@yahoo.com
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
213
Lastpage :
216
Abstract :
The clock skew is one of the major constraints for high-speed operation of synchronous integrated circuits. Therefore, it is very important to reduce the clock skew under the specified skew bound, while minimizing the cost such as total wire length. In this paper, an efficient bounded clock skew routing method is described in an H-tree network, which generalizes the well-known bounded skew tree method by allowing loops between clock regions.
Keywords :
Clocks; Delay; Inductance; Network topology; Power transmission lines; Predictive models; Registers; Very large scale integration; Wire; Wiring; CMOS inverters; VLSI. Clock distribution networks; clock; clock scheduling; clock tree; skew; topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382034
Filename :
4267111
Link To Document :
بازگشت