DocumentCode :
465473
Title :
Timing-Driven Physical Design for VLSI Circuits Using Resonant Rotary Clocking
Author :
Taskin, Baris ; Wood, John ; Kourtev, Ivan S.
Author_Institution :
Drexel University, Philadelphia, PA 19104. E-mail: taskin@coe.drexel.edu
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
261
Lastpage :
265
Abstract :
Resonant clocking technologies are next-generation clocking technologies that provide low or controllable-skew, low-jitter and multi-gigahertz frequency clock signals with low power consumption. This paper describes a collection of circuit partitioning, placement and synchronization methodologies that enables the implementation of high speed, low power circuits synchronized with the resonant rotary clocking technology. Resonant rotary clocking technology inherently supports (and requires) non-zero clock skew operation, which permits further improved circuit performances. The proposed physical design flow entails integrated circuit partitioning and placement methodologies that permit the hierarchical application of non-zero clock skew system timing. This design flow is shown to be a computationally efficient implementation method.
Keywords :
CMOS technology; Clocks; Coupling circuits; Frequency synchronization; Oscillators; Phase locked loops; Power transmission lines; RLC circuits; Resonance; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan, PR
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382047
Filename :
4267124
Link To Document :
بازگشت