DocumentCode :
465483
Title :
A High Speed Flexible Encoder for Low-Density Parity-Check Codes
Author :
Kopparthi, Sunitha ; Gruenbacher, Don M.
Author_Institution :
Kansas State Univ., Manhattan
Volume :
1
fYear :
2006
fDate :
6-9 Aug. 2006
Firstpage :
347
Lastpage :
351
Abstract :
Encoder implementations of low-density parity- check codes are typically optimized for area due to their high complexity. Such designs usually have relatively low data throughput. Two new encoder designs are presented here that achieve much higher data rates while requiring more area for the implementation. One of these design achieves encoding rates in excess of 400 Mbps. All of the designs presented can fit on FPGAs currently available. The methodology for both designs and performance results are presented.
Keywords :
field programmable gate arrays; parity check codes; FPGA; high speed flexible encoder; low-density parity-check codes; Decoding; Design methodology; Digital video broadcasting; Encoding; Error correction codes; Field programmable gate arrays; Hardware; Parity check codes; Throughput; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. MWSCAS '06. 49th IEEE International Midwest Symposium on
Conference_Location :
San Juan
ISSN :
1548-3746
Print_ISBN :
1-4244-0172-0
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2006.382068
Filename :
4267145
Link To Document :
بازگشت