Title :
An Offset-Canceling Triple-Stage Sensing Circuit for Deep Submicrometer STT-RAM
Author :
Taehui Na ; Jisu Kim ; Jung Pill Kim ; Kang, S.H. ; Seong-Ook Jung
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
Spin-transfer torque random access memory (STT-RAM) is considered to be a leading candidate for next-generation memory. As technology scales, however, the sensing margin of STT-RAM is significantly degraded because of increased process variation. Furthermore, the sensing current should be <;20 μA to protect the read disturbance in the beyond 45-nm technology, leading to a further decrease in the sensing margin. To achieve a target yield of six sigma in the beyond 45-nm technology with a sensing current of <;20 μA, an offset-canceling triple-stage (OCTS) sensing circuit is proposed in this brief. The OCTS sensing circuit can overcome the sensing margin and read disturbance problems by sacrificing the sensing time. Monte Carlo HSPICE simulation results using a 45-nm technology model show that the OCTS sensing circuit achieves a target yield of six sigma (96.74% for 32 Mb) with a sensing current of 20 μA and a sensing time of 6.4 ns.
Keywords :
MRAM devices; magnetic sensors; magnetoelectronics; Monte Carlo HSPICE simulation; OCTS sensing circuit; current 20 muA; deep submicrometer STT-RAM; next-generation memory; offset-canceling triple-stage sensing circuit; process variation; read disturbance problems; sensing margin; six sigma; spin-transfer torque random access memory; storage capacity 32 Mbit; time 6.4 ns; Arrays; Capacitors; Magnetic tunneling; Microprocessors; Sensors; Switches; Low current; magnetoresistive random access memory (MRAM); offset cancelation; sensing circuit; sensing margin; spin-transfer torque random access memory (STT-RAM); triple stage; triple stage.;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2013.2294095