Title :
Increasing the throughput of an adaptive router in network-on-chip (NoC)
Author :
Bagherzadeh, Nader ; Lee, Seung Eun
Author_Institution :
Univ. of California, Irvine
Abstract :
In this paper, we propose a simple and efficient mechanism to increase the throughput of an adaptive router in network-on-chip (NoC). One of the most serious disadvantages of fully adaptive wormhole routers is its performance degradation due to the routing decision time. The key idea to overcome this shortcoming is the use of different clocks in a head flit and body flits, because the body flits can be forwarded immediately and the FIFO usually operates faster than route decision logic in an adaptive router. The major contributions of this paper are: 1) a proposal of a simple and efficient mechanism to improve the performance of fully adaptive wormhole routers, 2) a quantitative evaluation of the proposed mechanism showing that the proposed one can support higher throughput than a conventional one, and 3) an evaluation of hardware overhead for the proposed router. In summary, the proposed clock boosting mechanism enhances the throughput of the original adaptive router by increasing the accepted load and decreasing the average latency in the region of effective bandwidth.
Keywords :
clocks; logic design; multiprocessor interconnection networks; network routing; network-on-chip; FIFO; adaptive router; body flit; chip-multiprocessor; clock boosting; head flit; network-on-chip; route decision logic; wormhole routing; Adaptive systems; Boosting; Clocks; Degradation; Hardware; Logic; Network-on-a-chip; Proposals; Routing; Throughput; adaptive router; chip-multiprocessor; interconnection network; network-on-chip (NoC); wormhole routing;
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2006. CODES+ISSS '06. Proceedings of the 4th International Conference
Conference_Location :
Seoul
Print_ISBN :
1-59593-370-0
Electronic_ISBN :
1-59593-370-0
DOI :
10.1145/1176254.1176276