Title :
Layout aware design of mesh based NoC architectures
Author :
Chatha, Karam S. ; Srinivasan, Krishnan
Author_Institution :
Arizona State Univ., Tempe
Abstract :
Design of system-on-chip (SoC) with regular mesh based network-on-chip (NoC) consists of mapping processing cores to routers, and routing of the traffic traces on the topology such that power consumption is minimized, and performance constraints are satisfied. Technology scaling increases the contribution of the link power to the overall power consumption of the NoC. Since link power consumption is dependent on the length of the link, its contribution cannot be accurately estimated without system-level floorplanning. In this paper, we propose a novel design technique that integrates system- level floorplanning into the NoC design flow. Our technique invokes an existing floorplanner to generate an initial layout of the cores. This is followed by invocation of a novel low complexity algorithm that generates the mesh based NoC architecture with complete information of the floorplan. In comparison to an existing approach, our technique results in lower total power consumption and much lower link power consumption.
Keywords :
logic design; network routing; network topology; network-on-chip; layout aware design; link power consumption; mesh based NoC architecture; network topology; network traffic trace routing; network-on-chip; system-level floorplanning; system-on-chip design; Bandwidth; Computer architecture; Computer science; Design engineering; Energy consumption; Mesh generation; Network-on-a-chip; Routing; System-on-a-chip; Topology; automated design; mesh topology; network-on-chip;
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2006. CODES+ISSS '06. Proceedings of the 4th International Conference
Conference_Location :
Seoul
Print_ISBN :
1-59593-370-0
Electronic_ISBN :
1-59593-370-0
DOI :
10.1145/1176254.1176288