DocumentCode
46895
Title
Cost and Coding Efficient Motion Estimation Design Considerations for High Efficiency Video Coding (HEVC) Standard
Author
Sinangil, M.E. ; Sze, Vivienne ; Minhua Zhou ; Chandrakasan, Anantha P.
Author_Institution
Nvidia, Bedford, MA, USA
Volume
7
Issue
6
fYear
2013
fDate
Dec. 2013
Firstpage
1017
Lastpage
1028
Abstract
This paper focuses on motion estimation engine design in future high-efficiency video coding (HEVC) encoders. First, a methodology is explained to analyze hardware implementation cost in terms of hardware area, memory size and memory bandwidth for various possible motion estimation engine designs. For 11 different configurations, hardware cost as well as the coding efficiency are quantified and are compared through a graphical analysis to make design decisions. It has been shown that using smaller block sizes (e.g. 4 × 4) imposes significantly larger hardware requirements at the expense of modest improvements in coding efficiency. Secondly, based on the analysis on various configurations, one configuration is chosen and algorithm improvements are presented to further reduce hardware implementation cost of the selected configuration. Overall, the proposed changes provide 56 × on-chip bandwidth, 151 × off-chip bandwidth, 4.3 × core area and 4.5 × on-chip memory area savings when compared to the hardware implementation of the HM-3.0 design.
Keywords
graph theory; motion estimation; video coding; HEVC encoders; HEVC standard; coding efficient motion estimation design; cost efficient motion estimation design; graphical analysis; hardware implementation; high efficiency video coding standard; motion estimation engine design; Bandwidth; Hardware; Motion estimation; Standards; Video coding; HEVC; Hardware implementation cost; motion estimation; search algorithm;
fLanguage
English
Journal_Title
Selected Topics in Signal Processing, IEEE Journal of
Publisher
ieee
ISSN
1932-4553
Type
jour
DOI
10.1109/JSTSP.2013.2273658
Filename
6562741
Link To Document