DocumentCode :
47206
Title :
3-D Multilayer Copper Interconnects for High-Performance Monolithic Devices and Passives
Author :
Ghannam, Ayad ; Bourrier, David ; Ourak, Lamine ; Viallon, Christophe ; Parra, T.
Author_Institution :
Laboratory of Analysis and Architecture of Systems, Centre National de la Recherche Scientifique, Toulouse, France
Volume :
3
Issue :
6
fYear :
2013
fDate :
Jun-13
Firstpage :
935
Lastpage :
942
Abstract :
This paper presents a new and efficient low-cost multilayer 3-D copper interconnect process for monolithic devices and passives. It relies on the BPN and SU-8 photoresists, associated with an optimized electroplating process to form multilevel 3-D interconnects in a single metallization step. The SU-8 is used as a permanent thick dielectric layer that is patterned underneath specific locations to create the desired 3-D interconnect shape. A 3-D seed layer is deposited above the SU-8 and the substrate to ensure 3-D electroplating current flow. The BPN is used as a thick mold for copper electroplating with an aspect ratio as high as 16:1. An optimized 3-D copper electroplating process is later used to grow 3-D interconnects, ensuring transition between all metallic layers. Finally, high-Q (55 at 5 GHz) power inductors are designed and integrated above a 50 W RF power laterally diffused metal oxide semiconductor device using this process.
Keywords :
Above-IC; BPN; SU-8; copper; electroplating; high-Q; inductor; interconnect; monolithic microwave integrated circuit (MMIC); photoresist; process;
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2013.2258073
Filename :
6513234
Link To Document :
بازگشت