DocumentCode :
472882
Title :
Process and Device Performance of 1-μm-Channel N-Well CMOS Using Deep-Trench Isolation Technology
Author :
Yamaguchi, Tadanori ; Morimoto, Seiichi ; Kawamoto, Galen
Author_Institution :
Technology Group, Tektronix, Inc., Beaverton, Oregon 97077
fYear :
1983
fDate :
13-15 Sept. 1983
Firstpage :
26
Lastpage :
27
Abstract :
CMOS has become an attractive VLSI technology because of its low power dissipation, large noise immunity, patternlayout ease for gate-array logic circuits, and compatibility with analog circuits. In order to make high-speed/high-density CMOSVLSIs, the device geometry has had to be continuously scaled down. However, scaled-down bulk-CMOS has susceptibility to latch up and poor device-to-device isolation because of the narrow space between n- and p-channel devices and the shallow well depth.
Keywords :
Analog circuits; CMOS analog integrated circuits; CMOS logic circuits; CMOS process; CMOS technology; Circuit noise; Isolation technology; Logic circuits; Power dissipation; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1983. Digest of Technical Papers. Symposium on
Conference_Location :
Maui, HI, USA
Print_ISBN :
4-930813-05-0
Type :
conf
Filename :
4480621
Link To Document :
بازگشت