Title :
A generalized network flow based algorithm for power-aware FPGA memory mapping
Author :
Hsu, Tien-Yuan ; Wang, Ting-Chi
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu
Abstract :
In this paper, we present a generalized network flow based algorithm for power-aware FPGA memory mapping. Our algorithm not only maps user-defined logical memories to physical embedded memory blocks under the memory resource constraint but also achieves minimum power consumption. The experimental results show that our algorithm was always able to efficiently generate optimal solutions for all test cases while an existing greedy method could do so only for about one third of the test cases.
Keywords :
field programmable gate arrays; greedy algorithms; memory architecture; network synthesis; embedded memory blocks; generalized network flow based algorithm; greedy method; memory resource constraint; power-aware FPGA memory mapping; user-defined logical memories; Computer science; Costs; Decoding; Energy consumption; Field programmable gate arrays; Logic; Memory management; Multiplexing; Shift registers; Testing; Dynamic Power; FPGA; Memory Mapping;
Conference_Titel :
Design Automation Conference, 2008. DAC 2008. 45th ACM/IEEE
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-60558-115-6