DocumentCode :
475473
Title :
A parallel Circular-Scan architecture using multiple-hot decoder
Author :
Azimipour, M. ; Fathiyan, A. ; Eshghi, M.
Author_Institution :
Shahid Beheshti University, IRAN
fYear :
2008
fDate :
19-21 June 2008
Firstpage :
475
Lastpage :
480
Abstract :
This paper presents a new Circular-Scan architecture that makes it possible to select several scan chains in parallel. The basic idea of Circular-Scan architecture is use of the captured response of the previously applied pattern as a template for the next pattern while allowing the full observation of the captured response. In comparison with original architecture which it is possible to select only one scan chain in each time, the parallel updating of conflict bits results in reduction in test data volume and test application time. The proposed architecture relies on Circular-scan architecture and multiple-hot decoders. Experimental results show an average improvement of 26% in test data volume and test application time in 5 largest ISCAS’89 circuits.
Keywords :
Automatic testing; Broadcasting; Circuit testing; Costs; Data compression; Decoding; Design for testability; Intellectual property; Tellurium; Vectors; Circular-scan architecture; Design-for-test (DFT); Multiple-hot decoder; SOC;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Mixed Design of Integrated Circuits and Systems, 2008. MIXDES 2008. 15th International Conference on
Conference_Location :
Poznan, Poland
Print_ISBN :
978-83-922632-7-2
Electronic_ISBN :
978-83-922632-8-9
Type :
conf
Filename :
4600964
Link To Document :
بازگشت