• DocumentCode
    475485
  • Title

    A multi-radix FFT processor using Pipeline in Memory-based Architecture (PIMA) FOR DVB-T/H systems

  • Author

    Chen, K.H. ; Li, Y.S.

  • Author_Institution
    Feng-Chia University, TAIWAN
  • fYear
    2008
  • fDate
    19-21 June 2008
  • Firstpage
    549
  • Lastpage
    553
  • Abstract
    Digital Video Broadcasting-Terrestrial/Handheld (DVB-T/H) systems require a core computation of 2K/4K/8K-point Fast Fourier Transformation (FFT). The major design challenge is that the length of the FFT is not only long but also variable. There are only very few works discussing long length FFT design, and almost none of them has discussed the solutions for the difficulty of variable length computation. To solve this design challenge, this work presents a multi-radix FFT using Pipeline in Memory-based Architecture (PIMA). The proposed PIMA FFT processor combines both the merits of pipeline architectures and those of memory-based architectures. Thus, this work possesses the features of high data throughput rate and high flexibility without incurring the issue of high memory access. This work has been designed and verified thoroughly following the VLSI design flow. After implemented using the 1P6M TSMC 0.18-μm CMOS technology, this work can meet the FFT performance requirements of DVB-T/H with 5 MHz frequency.
  • Keywords
    CMOS technology; Computer architecture; Costs; Digital video broadcasting; Energy consumption; Memory architecture; OFDM; Pipelines; Throughput; Very large scale integration; DVB; FFT; VLSI; Variable length;
  • fLanguage
    English
  • Publisher
    iet
  • Conference_Titel
    Mixed Design of Integrated Circuits and Systems, 2008. MIXDES 2008. 15th International Conference on
  • Conference_Location
    Poznan, Poland
  • Print_ISBN
    978-83-922632-7-2
  • Electronic_ISBN
    978-83-922632-8-9
  • Type

    conf

  • Filename
    4600980