Title :
Statistical path selection for at-speed test
Author :
Zolotov, Vladimir ; Xiong, Jinjun ; Fatemi, Hanif ; Visweswariah, Chandu
Author_Institution :
Thomas J. Watson Res. Center, IBM, Yorktown Heights, NY
Abstract :
Process variations make at-speed testing significantly more difficult. They cause subtle delay changes that are distributed rather than the localized nature of a traditional fault model. Due to parametric variations, different paths can be critical in different parts of the process space, and the union of such paths must be tested to obtain good process space coverage. This paper proposes a novel branch-and-bound algorithm that elegantly and efficiently solves the hitherto open problem of statistical path tracing. The resulting paths are used for at-speed structural testing. A new Test Quality Metric (TQM) is proposed and paths which maximize this metric are selected. After chip timing has been performed, the path selection procedure is extremely efficient. Path selection for a multi-million gate chip design can be completed in a matter of seconds.
Keywords :
application specific integrated circuits; statistical analysis; timing; application-specific integrated circuits; at-speed test; branch-and-bound algorithm; chip timing; statistical path selection; test quality metric; Application specific integrated circuits; Automatic test pattern generation; Chip scale packaging; Circuit faults; Circuit testing; Clocks; Fault detection; Propagation delay; Timing; Total quality management;
Conference_Titel :
Computer-Aided Design, 2008. ICCAD 2008. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2819-9
Electronic_ISBN :
1092-3152
DOI :
10.1109/ICCAD.2008.4681642