Title :
A 80 mW 40 Gb/s Transmitter With Automatic Serializing Time Window Search and 2-tap Pre-Emphasis in 65 nm CMOS Technology
Author :
Ke Huang ; Ziqiang Wang ; Xuqiang Zheng ; Chun Zhang ; Zhihua Wang
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
This paper presents a 40 Gb/s (38.4-to-46.4 Gb/s) half rate SerDes transmitter with automatic serializing time window search and 2-tap pre-emphasis. By implementing a serializing time window search loop, the serializing timing is guaranteed and circuits running at the highest speed such as latches for retiming and clock tree buffers for delay matching are eliminated. A divider-less sub-harmonically injection-locked PLL (SILPLL) with auto-adjust injection timing is employed to provide low jitter clock source. A power-efficient 2-tap feed-forward equalizer (FFE) based on open loop 1-UI delay generation is implemented as the transmitter equalizer. Fabricated in 65 nm CMOS technology, the transmitter running at 40 Gb/s consumes 80 mW power under 1.2 V supply. The PLL RMS jitter is 98 fs integrating from 100 Hz to 100 MHz and the total jitter of 40 Gb/s eye diagram is 6.7 ps for 1e-12 BER.
Keywords :
CMOS integrated circuits; equalisers; phase locked loops; 2-tap preemphasis; BER; CMOS technology; FFE; RMS jitter; SILPLL; auto-adjust injection timing; automatic serializing time window search; bit rate 38.4 Gbit/s to 46.4 Gbit/s; clock tree buffers; delay matching; divider-less subharmonically injection-locked PLL; half rate SerDes transmitter; low jitter clock source; open loop 1-UI delay generation; power 80 mW; power-efficient 2-tap feedforward equalizer; retiming; size 65 nm; time 6.7 ps; time 98 fs; transmitter equalizer; voltage 1.2 V; Clocks; Delays; Equalizers; Jitter; Latches; Transmitters; FFE; SILPLL; SerDes; low power; serializing time window search; transmitter;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2015.2411791