Title :
Low Power Magnetic Full-Adder Based on Spin Transfer Torque MRAM
Author :
Deng, Erya ; Yue Zhang ; Klein, Jacques-Olivier ; Ravelsona, D. ; Chappert, Claude ; Weisheng Zhao
Author_Institution :
IEF, Univ. Paris-Sud, Orsay, France
Abstract :
Power issues have become a major problem of CMOS logic circuits as technology node shrinks below 90 nm. In order to overcome this limitation, emerging logic-in-memory architecture based on nonvolatile memories (NVMs) are being investigated. Spin transfer torque (STT) magnetic random access memory (MRAM) is considered one of the most promising NVMs thanks to its high speed, low power, good endurance, and 3-D back-end integration. This paper presents a novel magnetic full-adder (MFA) design based on perpendicular magnetic anisotropy (PMA) STT-MRAM. It provides advantageous power efficiency and die area compared with conventional CMOS-only full adder (FA). Transient simulations have been performed to validate this design by using an industrial CMOS 40 nm design kit and an accurate STT-MRAM compact model including physical models and experimental measurements.
Keywords :
CMOS logic circuits; MRAM devices; adders; low-power electronics; perpendicular magnetic anisotropy; 3D back-end integration; CMOS logic circuits; FA; MFA design; NVM; PMA; STT-MRAM compact model; die area; industrial CMOS design kit; logic-in-memory architecture; low power magnetic full-adder; nonvolatile memories; perpendicular magnetic anisotropy; physical models; power efficiency; size 40 nm; spin transfer torque magnetic random access memory; transient simulations; Delay; Magnetic tunneling; Nonvolatile memory; Perpendicular magnetic anisotropy; Resistance; Sensors; Switches; Complementary cells; full-adder; low-power design; resistive switching memories;
Journal_Title :
Magnetics, IEEE Transactions on
DOI :
10.1109/TMAG.2013.2245911