DocumentCode
48964
Title
Low-Latency Distance Protective Relay on FPGA
Author
Yifan Wang ; DINAVAHI, VENKATA
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
Volume
5
Issue
2
fYear
2014
fDate
Mar-14
Firstpage
896
Lastpage
905
Abstract
The need for high-speed multi-function protective relays in both traditional transmission systems and the new emerging paradigm of the smart grid is growing. As a widely used protective scheme for transmission lines, a distance relay´s high speed and reliable operation to clear faults is essential. This paper proposes a real-time low-latency hardware digital distance protective relay on the field programmable gate array (FPGA). Taking advantage of inherent hard-wired architecture of the FPGA, the proposed hardware distance relay design is paralleled and fully pipelined to achieve low latencies in various relay modules which are developed in textual VHDL language. This low-latency feature allows fast operating and data throughput so that the relay can handle high-frequency sampled data and reach higher computational efficiency. In addition, the parallelism and hardwired architecture of the FPGA makes the design more reliable in computation than the sequential software-based numeric relay. The FPGA-based distance relay can operate on both phasor-based signals and instantaneous signals with 2.09 μs and 0.35 μs latency respectively based on the clock frequency of 100 MHz. The hardware relay is tested in real-time by feeding it with generated faulted current and voltage data for typical faults and the relay response recorded. The results demonstrate the speed and effectiveness of the hardware distance relay.
Keywords
fault currents; field programmable gate arrays; hardware description languages; parallel architectures; pipeline processing; power engineering computing; power transmission lines; power transmission protection; power transmission reliability; real-time systems; relay protection; smart power grids; FPGA; data throughput; fault current generation; field programmable gate array; frequency 100 MHz; hardwired architecture; high frequency sampled data handling; instantaneous signal; low latency distance protective relay; multifunction protective relay; parallel hardware distance relay design; phasor-based signal; pipeline hardware distance relay design; relay modules; relay response; reliability; smart grid; textual VHDL language; time 0.35 mus; time 2.09 mus; transmission lines; transmission system; voltage data; Circuit faults; Discrete Fourier transforms; Fault detection; Field programmable gate arrays; Hardware; Protective relaying; Digital hardware distance relay; field programmable gate arrays; parallel processing; power system protection; real-time systems;
fLanguage
English
Journal_Title
Smart Grid, IEEE Transactions on
Publisher
ieee
ISSN
1949-3053
Type
jour
DOI
10.1109/TSG.2013.2278697
Filename
6630123
Link To Document