Title :
Protocol Performance Simulation Mode VI
Author_Institution :
JTCO, Fort Monmouth NJ 07703
fDate :
Oct. 31 1983-Nov. 2 1983
Abstract :
With the advent of microprocessors, sophisticated communications protocols are being applied in areas which were previously not economically feasible. To an increasing extent, manual evaluation of protocol efficiency is becoming impractical. The same generic microprocessor chips used to implement protocol hardaware can also aid the system designer in the evaluation of protocol performance. This paper presents an overview of a stochastic simulation computer model which was developed to evaluate the performance of a protocol used for high error rate, long delay path (satellite) channels. The lessons learned and benefits achieved from this development can be applied by system designers to other protocol performance simulation efforts.
Keywords :
Bit error rate; Computational modeling; Computer simulation; Delay; Error analysis; Microprocessor chips; Particle separators; Protocols; Satellites; Stochastic processes;
Conference_Titel :
Military Communications Conference, 1983. MILCOM 1983. IEEE
Conference_Location :
Washington, DC, USA
DOI :
10.1109/MILCOM.1983.4794743