DocumentCode :
491861
Title :
A CMOS single chip receiver with RF front-end and baseband processor for Band-III T-DMB/DAB applications
Author :
Kim, Seong-do ; Oh, Seung-Hyeub
Author_Institution :
Electron. & Telecommun. Res. Inst. (ETRI), Daejeon
Volume :
02
fYear :
2009
fDate :
15-18 Feb. 2009
Firstpage :
1238
Lastpage :
1241
Abstract :
This paper describes a fully integrated CMOS single chip receiver for Band-III T-DMB/DAB applications, which is composed of RF front-end, the 10-bit analog-to-digital converter (ADC), and digital signal processing part. The RF front-end part is implemented with low-IF architecture and most of building blocks such as low noise amplifier (LNA), mixers, variable gain amplifiers (VGA), channel filter, phase locked loop (PLL), voltage controlled oscillator (VCO) and the PLL loop filter are integrated. The ADC is implemented with pipeline architecture, the number of bits of 10-bit and operates at 8.192 MHz. And the digital signal processing part is composed of baseband processor, audio and video (AV) decoder. And it manipulates the received T-DMB data stream. The RF front-end and ADC parts are implemented using full custom design and the baseband processor is designed using a CMOS standard-cell library. The single chip receiver for T-DMB/DAB systems is fabricated in a 0.18 um mixed signal CMOS process. The sensitivity of the single chip is -87 dBm over the Band-III (174-239 MHz) frequency. The overall power consumption is about 254 mW (RF front-end: 54 mW, ADC: 10 mW, baseband processor: 70 mW and A/V decoder: 120 mW) at supply voltage of 1.8V/3.3 V. The chip area is 7.9 times 7.9 mm2.
Keywords :
CMOS integrated circuits; analogue-digital conversion; digital audio broadcasting; low noise amplifiers; microprocessor chips; phase locked loops; radio receivers; voltage-controlled oscillators; CMOS standard-cell library; PLL loop filter; RF front-end; T-DMB data stream; T-DMB/DAB systems; analog-to-digital converter; audio decoder; band-III T-DMB/DAB applications; baseband processor; channel filter; digital audio broadcasting; digital multimedia broadcasting; digital signal processing; frequency 174 MHz to 239 MHz; frequency 8.192 MHz; fully integrated CMOS single chip receiver; low noise amplifier; low-IF architecture; low-IF receiver; mixed signal CMOS process; mixers; mobile TV; phase locked loop; pipeline architecture; power 10 mW; power 120 mW; power 54 mW; power 70 mW; size 0.18 mum; variable gain amplifiers; video decoder; voltage 1.8 V; voltage 3.3 V; voltage controlled oscillator; word length 10 bit; Baseband; CMOS process; Decoding; Digital signal processing chips; Filters; Low-noise amplifiers; Phase locked loops; Radio frequency; Radiofrequency amplifiers; Voltage-controlled oscillators; ADC; BSAC; DAB; Low-IF receiver; MPEG; OFDM; T-DMB; TV tuner; image rejection; mobile-TV; poly phase filter; quadrature mixer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Technology, 2009. ICACT 2009. 11th International Conference on
Conference_Location :
Phoenix Park
ISSN :
1738-9445
Print_ISBN :
978-89-5519-138-7
Electronic_ISBN :
1738-9445
Type :
conf
Filename :
4809637
Link To Document :
بازگشت