DocumentCode :
492679
Title :
On modeling and sensitivity of via count in SOC physical implementation
Author :
Jeong, Kwangok ; Kahng, Andrew B. ; Yao, Hailong
Author_Institution :
ECE Dept., UC San Diego, La Jolla, CA
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
As VLSI technology nodes scale down, via defects are becoming a major yield concern. Thus, via estimation modeling is becoming more important for yield analysis. In this paper, the recent via distribution model of is revisited and analyzed, and possible inaccuracies and deficiencies are pointed out and experimentally verified. Then, a new taxonomy of via modeling approaches is presented, including analytical, netlist-based, and placement-based approaches. We focus on placement-based via estimation, and propose and validate a new model using real industry chips and public-domain testcases. Experimental results show that our via modeling approach is more accurate than the previous via distribution model.
Keywords :
system-on-chip; very high speed integrated circuits; SOC physical implementation; VLSI technology; placement-based via estimation; public-domain testcases; via count; via distribution model; Degradation; Delay; Integrated circuit reliability; Integrated circuit yield; Routing; Taxonomy; Testing; Very large scale integration; Wiring; Yield estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815589
Filename :
4815589
Link To Document :
بازگشت