DocumentCode :
492684
Title :
Multi-codec variable length decoder design with configurable processor
Author :
Lee, HyoukJoong ; Choi, Kiyoung
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
Multi-codec video decoder is widely used with increasing number of video standards. Although this trend requires flexible system design that can accommodate various standards, most Variable Length Decoders (VLDs) for video applications have been designed with the ASIC approach because of the poor performance of software implementation on a processor. This paper presents a design concept for a flexible VLD using configurable processor with additional custom instructions for acceleration. The simulation result shows that the proposed approach improves the performance by 4.68 ~ 5.59 times compared to that of a general purpose processor, enabling MPEG-4 SD video sequence to be decoded in real time on the processor. Our design is flexible in that any VLD process for various video standards can be executed on it without hardware modification.
Keywords :
application specific integrated circuits; decoding; image sequences; variable length codes; video codecs; ASIC; MPEG-4 SD video sequence; configurable processor; multi-codec variable length decoder design; multi-codec video decoder; Acceleration; Application software; Application specific integrated circuits; Decoding; Hardware; MPEG 4 Standard; Process design; Software performance; Software standards; Video sequences; Configurable processor; Custom instruction; Multi-codec video decoder; Variable length decoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815594
Filename :
4815594
Link To Document :
بازگشت