DocumentCode :
492695
Title :
Hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder
Author :
Shim, Jaeoh ; Lee, Seonyung ; Cho, Kyeongsoon
Author_Institution :
Dept. of Electron. & Inf. Eng., Hankuk Univ. of Foreign Studies, Yongin
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level crcuit using 130 nm standard cel library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720 times 480) image frame per second.
Keywords :
clocks; data compression; encoding; hardware description languages; logic gates; motion estimation; parallel architectures; parallel processing; pipeline processing; video coding; MPEG-4 encoder; RTL circuit; Verilog HDL; circuit resources; clock cycles; full-search block-matching motion estimation circuit; gate-level circuit; hybrid architecture; logic gates; parallel structure; partial tree-structure; pipelining; standard cell library; Circuits; Decision support systems; MPEG 4 Standard; Motion estimation; Quadratic programming; MPEG-4 encoder; full-search block-matching algorithm; hybrid architecture; motion estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815613
Filename :
4815613
Link To Document :
بازگشت