Title :
Energy-saving techniques for low-power graphics processing unit
Author :
Chang, Chia-Ming ; Chien, Shao-Yi ; Tsao, You-Ming ; Sun, Chih-Hao ; Lok, Ka-Hang ; Cheng, Yu-Jung
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Abstract :
This paper presents a graphics processing unit with energy-saving techniques. Several techniques and architectures are proposed to achieve high performance with low power consumption. First of all, low power core pipeline is designed with 2-issue VLIW architecture to reduce power consumption while achieving the processing capability of 400MFLOPS or 800MOPS. In addition, inter/intra adaptive mutli-threading scheme can increase the performance by increasing hardware utilization, and the proposed configurable memory array architecture can reduce off-chip memory accessing frequency by caching both input data and output results. Furthermore, for graphics applications, a geometry-content-aware technique called early-rejection-after-transformation is proposed to remove redundant operations for invisible triangles. As for circuit level power reduction, power-aware frequency scaling is proposed to further reduce the power consumption.
Keywords :
multi-threading; multiprocessing systems; 400MFLOPS; 800MOPS; VLIW architecture; adaptive multithreading scheme; configurable memory array architecture; early-rejection-after-transformation; energy-saving techniques; geometry-content-aware technique; low-power graphics processing unit; off-chip memory accessing frequency reduce; power-aware frequency scaling; Decision support systems; Graphics; Stream processor; adaptive multi-thread; configurable memory array; frequency scaling; low power GPU; unified shader;
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
DOI :
10.1109/SOCDC.2008.4815617