Title : 
Reducing cost of frequency binning: An effective and efficient approach
         
        
            Author : 
Mittal, Devesh ; Agrawal, Deepak ; Kukreja, Himanshu ; Aggarwal, Richa
         
        
            Author_Institution : 
Freescale Semicond. Noida, Noida
         
        
        
        
        
            Abstract : 
With increased circuit complexity, frequency binning of parts has become more difficult. Traditional techniques used for binning have their limitations in terms of quality and cost of binning. In the absence of a dependable approach, the economic advantage of binning may be defeated due to a high test cost for achieving reliable quality. This paper illustrates a dependable approach for creating ATPG patterns for reliable frequency binning at a relatively low test cost. The paper includes case studies of using this approach on an industry IC.
         
        
            Keywords : 
automatic test pattern generation; circuit complexity; cost reduction; ATPG patterns; IC industry; circuit complexity; cost reduction; frequency binning; Automatic test pattern generation; Circuit faults; Controllability; Costs; Delay; Fault detection; Frequency; Integrated circuit testing; Observability; Timing; Frequency binning; Functional test patterns; Scan Testing;
         
        
        
        
            Conference_Titel : 
SoC Design Conference, 2008. ISOCC '08. International
         
        
            Conference_Location : 
Busan
         
        
            Print_ISBN : 
978-1-4244-2598-3
         
        
            Electronic_ISBN : 
978-1-4244-2599-0
         
        
        
            DOI : 
10.1109/SOCDC.2008.4815650