Title :
Design of high energy efficiency 32bit processing unit using instruction-levels data gating and dynamic voltage scaling techniques
Author :
Yang, Yil Suk ; Roh, Tae Moon ; Yeo, Soon Il ; Kwon, Woo H. ; Kim, Jongdae
Author_Institution :
Basic Res. Lab., Electron. & Telecommun. Res. Inst., Daejeon
Abstract :
This paper describes design and circuit simulation of the high energy efficiency 32bit processing unit (PU) using instruction-levels data gating and dynamic voltage scaling (DVS) techniques. We present instruction-levels data gating and DVS technique. We can control activation and switching activity of the function units using the proposed data gating technique and we can control powers of the function units using the proposed DVS technique. We simulated the power and circuit simulation for running test program using Spectra with layout extraction data which does not include PAD. We selected the optimum reduced power supply to 0.667 times of the supplied power supply in this paper. The energy efficiency of the proposed 32bit processing unit using instruction-levels data gating and DVS techniques can improve about 88.4% than that of the 32bit processing unit without using instruction-levels data gating and DVS techniques. The energy efficiency of the proposed instruction-level DVS technique having dual-power supply is similar to the complicated DVS which is DC-DC converter and voltage scheduler controlled by the operation system but a hardware implementation is very easy. The designed high energy efficiency 32bit processing unit can utilize as the coprocessor processing massive data at high speed.
Keywords :
circuit simulation; coprocessors; logic simulation; power aware computing; circuit simulation; coprocessor; dual-power supply; dynamic voltage scaling techniques; high energy efficiency 32bit processing unit; instruction-levels data gating; word length 32 bit; Atherosclerosis; Circuit simulation; Circuit testing; Control systems; DC-DC power converters; Data mining; Dynamic voltage scaling; Energy efficiency; Power supplies; Voltage control; Data Gating Technique; Dynamic Voltage Scaling Technique; Energy Efficiency; Processing Unit;
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
DOI :
10.1109/SOCDC.2008.4815686