DocumentCode :
494476
Title :
Performance Evaluation of NoC Architectures for Parallel Workloads
Author :
Freitas, Henrique C. ; Alves, Marco A Z ; Schnorr, Lucas M. ; Navaux, Philippe O A
Author_Institution :
Inf. Inst., Univ. Fed. do Rio Grande do Sul, Rio Grande
fYear :
2009
fDate :
10-13 May 2009
Firstpage :
87
Lastpage :
87
Abstract :
Network-on-Chip is the state-of-the-art approach to interconnect many processing cores in the next generation of general-purpose processors. In this context, the problem is to choose NoC architectures capable of achieving high performance for parallel programs. Therefore, the main goal of this paper is to evaluate the performance of three NoC architectures using well-known parallel workloads.
Keywords :
network-on-chip; parallel programming; NoC architectures; parallel programs; parallel workloads; Analytical models; Character generation; Costs; Informatics; Network-on-a-chip; Next generation networking; Pattern analysis; Performance analysis; Topology; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks-on-Chip, 2009. NoCS 2009. 3rd ACM/IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-4142-6
Electronic_ISBN :
978-1-4244-4143-3
Type :
conf
DOI :
10.1109/NOCS.2009.5071450
Filename :
5071450
Link To Document :
بازگشت