DocumentCode :
496450
Title :
The design of high performance dual modulus divider-by Prescaler
Author :
He Yong ; Zeng Jianping ; Xie Haiqing ; Yan Min
Author_Institution :
College of electrical and information engineering, Changsha University of Science and Technology, 410077, China
fYear :
2006
fDate :
6-9 Nov. 2006
Firstpage :
1
Lastpage :
3
Abstract :
In this paper, a novel design plan of divider was presented. In the higher frequency band, M/S DFF structured by CMOS SCL were used to divide to satisfy the high-speed command; in the lower frequency band, DFF with self-latch function were used. This structure not only has locked function but also has less MOS transistors than M/S DFF. So it satisfies the command of lower power and noise. The whole system could realize high-speed, low power, and low-jitter. The circuit was simulated by Cadence Spectre under the CMOS technology of TSMC 0.18um. It was shown that the highest frequency of the divider is up to 5GHz. When T=27 °, VDD=1.8V, f=5GHz, the power consumption of the circuit was only 4.32mW(1.8V×2.4mA).
Keywords :
CMOS process; D-flip-flop; Divider; SCL;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Wireless, Mobile and Multimedia Networks, 2006 IET International Conference on
Conference_Location :
hangzhou, China
ISSN :
0537-9989
Print_ISBN :
0-86341-644-6
Type :
conf
Filename :
5195386
Link To Document :
بازگشت