Title :
Ultimate contact resistance scaling enabled by an accurate contact resistivity extraction methodology for sub-20 nm node
Author :
Lin, Hong-Nien ; Hsu, Wen-Wei ; Lee, Wen-Chin ; Wann, Clement H.
Author_Institution :
Taiwan Semicond. Manuf. Co. Ltd., Hsinchu, Taiwan
Abstract :
The S/D-to-silicide contact resistivity is accurately extracted from state-of-the-art CMOS devices based on a new extraction methodology featuring parasitic and geometric corrections. With this sensitive extraction methodology and advanced S/D formation processes, low 10-8 Omega-cm2 CMOS contact resistivity meeting 2007 ITRS projection for sub-20 nm technologies is demonstrated. In the quest for less dominant contact resistance and therefore lower overall parasitic resistance, this work also reveals that the scaling of plug-to-spacer pitch and S/D sheet resistance becomes equally crucial as the scaling of contact resistivity.
Keywords :
CMOS integrated circuits; contact resistance; semiconductor device testing; CMOS devices; S/D-to-silicide contact resistivity; contact resistance scaling; contact resistivity extraction; parasitic resistance; CMOS process; CMOS technology; Conductivity; Contact resistance; Electrical resistance measurement; Implants; Resistors; Semiconductor device manufacture; Silicides; Testing;
Conference_Titel :
VLSI Technology, 2009 Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-3308-7