DocumentCode :
49741
Title :
Low-cost memory data scheduling method for reconfigurable FFT bit-reversal circuits
Author :
Wei Gao ; Sam Kwong ; Hongshi Sang
Author_Institution :
Dept. of Comput. Sci., City Univ. of Hong Kong, Hong Kong, China
Volume :
51
Issue :
3
fYear :
2015
fDate :
2 5 2015
Firstpage :
217
Lastpage :
219
Abstract :
A low-cost memory data scheduling method based on two N/2-depth single-port memories is proposed for reconfigurable fast Fourier transform (FFT) bit-reversed data reordering tasks. To make single-port memories have the equivalent ability to read and write data simultaneously, two types of read and write address generation methods are proposed. Based on the proposed data scheduling method, the bit-reversal circuits are designed for continuous data reordering tasks. The proposed bit-reversal design is implemented for a maximum 8 k flexible length FFT processor. Compared with the other two conventional methods, the proposed bit-reversal method can reduce memory area cost by 53.8 and 46.1%, respectively.
Keywords :
fast Fourier transforms; semiconductor storage; N-2-depth single-port memories; bit-reversal design; continuous data reordering tasks; fast Fourier transform; flexible length FFT processor; low-cost memory data scheduling method; read address generation methods; reconfigurable bit-reversal circuits; single-port memories; write address generation methods;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.3715
Filename :
7029825
Link To Document :
بازگشت