DocumentCode :
498007
Title :
A reference-free, digital background calibration technique for gated-oscillator-based CDR/PLL
Author :
Liang, Che-Fu ; Hwu, Sy-Chyuan ; Tu, Yu-Hsuan ; Yang, Ya-Lun ; Li, Hung-Sung
Author_Institution :
Media Tek, Hsin-Chu, Taiwan
fYear :
2009
fDate :
16-18 June 2009
Firstpage :
14
Lastpage :
15
Abstract :
A background calibration technique for gated-oscillator-based CDR/PLL is presented. This digital approach eliminates the frequency offset between the gated oscillator and the input data/reference clock to reduce the BER or output jitter. A 2.5Gb/s CDR based on this technique is designed without any local reference clock. It demonstrates error-free operation for a 231–1 PRBS and tolerates more than 253 consecutive identical digits (CIDs). It also passes OC-48 jitter tolerance mask with sufficient margin.
Keywords :
Bit error rate; Calibration; Circuits; Clocks; Costs; Detectors; Frequency; Jitter; Oscillators; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2009 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
978-1-4244-3307-0
Electronic_ISBN :
978-4-86348-001-8
Type :
conf
Filename :
5205368
Link To Document :
بازگشت