DocumentCode :
498041
Title :
Tunable duplex LSIs achieved by multiple phase-modulated clocks capable of predicting delay-increase and -decrease faults
Author :
Kameda, Yoshio ; Mizuno, Masayuki
Author_Institution :
Device Platforms Research Laboratories, NEC Corporation, Sagamihara, Kanagawa, 229-1198, Japan
fYear :
2009
fDate :
16-18 June 2009
Firstpage :
114
Lastpage :
115
Abstract :
Predicting faults, in addition to detecting them, is becoming important to prevent critical errors before they actually occur in highly reliable systems. We propose a novel architecture for predicting faults based on a duplex system. It can predict delay-increase as well as delay-decrease faults by using multiple phase-modulated clocks. An on-chip tunable clock generator changes the phase modulation to chose appropriate reliability. After prediction, it disconnects faulty blocks and continues correct operations. The experimental results from a 90-nm test chip demonstrated correct operations and revealed a reduction in the failure rate by about one twelfth while there was a 28% area overhead compared to a conventional duplex circuit.
Keywords :
CMOS technology; Circuit faults; Circuit testing; Clocks; Delay; Integrated circuit reliability; Laboratories; Power system reliability; Timing; Tunable circuits and devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2009 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
978-1-4244-3307-0
Electronic_ISBN :
978-4-86348-001-8
Type :
conf
Filename :
5205411
Link To Document :
بازگشت