Title :
Architecture level design space exploration of superscalar processor for multimedia applications
Author :
Maud, Abdur Rahman M ; Ahmed, Rehan ; Masud, Shahid
Author_Institution :
Dept. of Comput. Sci. & Eng., Lahore Univ. of Manage. Sci., Lahore, Pakistan
Abstract :
In this paper, a variant of simulated annealing optimization has been used to derive a power efficient general purpose superscalar processor based on ARM Instruction Set Architecture. SimpleScalar architecture toolset in tandem with power estimation extension Wattch has been used for design space exploration. The use of common open source tools and models makes it easy to adapt the technique for other applications and architectures. MPEG2 decoder of the MPEG Software Simulation Group along with MP3 and JPEG decoders of MiBench Benchmark suite have been used to guide the architecture exploration. The optimization achieves an improvement in power of up to 50% for MPEG and JPEG decoders. The low transistor count and the ability of the optimum configuration to support complex real time multimedia standards makes it suitable for emerging handheld devices.
Keywords :
computer architecture; microprocessor chips; multimedia computing; simulated annealing; ARM instruction set architecture; MPEG software simulation group; MPEG2 decoder; SimpleScalar architecture; architecture level design space exploration; multimedia application; power estimation; simulated annealing optimization; superscalar processor; Application software; Computer architecture; Computer performance; Decoding; Design optimization; Energy consumption; Open source software; Power dissipation; Simulated annealing; Space exploration; Architecture-level design; Design-space exploration; Multimedia applications; Power optimization; Superscalar processor;
Conference_Titel :
Performance Evaluation of Computer & Telecommunication Systems, 2009. SPECTS 2009. International Symposium on
Conference_Location :
Istanbul
Print_ISBN :
978-1-4244-4165-5
Electronic_ISBN :
978-1-56555-328-6