DocumentCode :
49924
Title :
SOI high-voltage LDMOS with novel triple-layer top silicon based on thin BOX
Author :
Hu, S.D. ; Zhang, Leiqi ; Luo, JianChao ; Tan, K.Z. ; Chen, W.S. ; Gan, P. ; Zhou, X.C. ; ZHU, Z. Q.
Author_Institution :
Coll. of Commun. Eng., Chongqing Univ., Chongqing, China
Volume :
49
Issue :
3
fYear :
2013
fDate :
Jan. 31 2013
Firstpage :
223
Lastpage :
225
Abstract :
A novel SOI high-voltage LDMOS with a triple-layer top silicon (TLTS) is investigated. The top silicon layer of the TLTS LDMOS consists of n- silicon with a p-top layer, p- silicon in the middle, and n+ silicon on the interface. On the condition of high-voltage blocking state, the electric fields of the drift region and BOX are modulated and optimised by the triple-layer top silicon, respectively, which induces a high BV of 624 V for the TLTS LDMOS with a thin buried oxide layer (BOX) of 0.4 μm. Compared with several SOI devices, the proposed TLTS LDMOS has a higher figure-of-merit.
Keywords :
MIS devices; elemental semiconductors; silicon; silicon-on-insulator; SOI high-voltage LDMOS; Si; TLTS LDMOS top silicon layer; high-voltage blocking state; n+ silicon; n- silicon; novel triple-layer top silicon; p-top layer; p- silicon; size 0.4 mum; thin BOX; triple-layer top silicon; voltage 624 V;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2012.2988
Filename :
6457585
Link To Document :
بازگشت