Title :
Pre-emphasis transmitter (0.007 mm2, 8 Gbit/s, 0-14 dB) with improved data zero-crossing accuracy in 65 nm CMOS
Author :
Chen, Yuanfeng ; Mak, Pui-In ; Zhang, Leiqi ; Qian, Hua ; Wang, Yannan
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
A pre-emphasis transmitter with improved data zero-crossing accuracy is described. It is achieved via data re-synchronisation using a set of extended true single-phase clock latches before output combining, constituting a robust, area- and power-efficient solution. Fabricated in 65 nm CMOS, the full-rate one-tap pre-emphasis transmitter measures a total jitter of 33.12 ps up to an 8 Gbit/s data rate, and 25.04 to 38.75 ps under a 0-14 dB reconfigurable pre-emphasis range. The achieved output swing is as large as 550 mVpp, and the active area is just 0.007 mm2.
Keywords :
CMOS integrated circuits; clocks; flip-flops; CMOS; area-efficient solution; data resynchronisation; data zero-crossing accuracy improvement; extended true single-phase clock latches; full-rate one-tap preemphasis transmitter; power-efficient solution; size 65 nm; time 25.04 ps to 38.75 ps;
Journal_Title :
Electronics Letters
DOI :
10.1049/el.2013.1097