DocumentCode :
500804
Title :
An SDRAM-aware router for Networks-on-Chip
Author :
Jang, Wooyoung ; Pan, David Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Texas at Austin, Austin, TX, USA
fYear :
2009
fDate :
26-31 July 2009
Firstpage :
800
Lastpage :
805
Abstract :
In this paper, we present an NoC (Networks-on-Chip) router with an SDRAM-aware flow control. Based on a priority-based arbitration, it schedules packets to improve memory utilization and reduce memory latency. Moreover, our multi-scheduling scheme performed by the multiple SDRAM-aware routers helps to achieve better SDRAM performance and save the hardware cost of NoC platform. Experimental results show that our SDRAM-aware router improves memory latency by 18% and memory utilization by 4.9% on average with over 42% saving of gate count of the NoC platform with dual memory subsystem.
Keywords :
DRAM chips; network-on-chip; NoC; SDRAM-aware flow control; SDRAM-aware router; multischeduling scheme; network-on-chip; priority-based arbitration; Clocks; Costs; Delay; Digital TV; Hardware; Memory management; Network-on-a-chip; Permission; Processor scheduling; SDRAM; Networks-on-Chip; flow control; memory; router;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. DAC '09. 46th ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
978-1-6055-8497-3
Type :
conf
Filename :
5227059
Link To Document :
بازگشت