Title :
Predicting variability in nanoscale lithography processes
Author :
Drmanac, D.G. ; Liu, F. ; Wang, L.-C.
Author_Institution :
Univ. of California, Santa Barbara, CA, USA
Abstract :
As lithography process nodes shrink to sub-wavelength levels generating acceptable layout patterns becomes a challenging problem. Traditionally, complex convolution based lithography simulations are used to estimate areas of high variability. These methods are slow and infeasible for large scale full chip analysis. This work proposes a solution to this problem by using machine learning techniques to identify layout areas that are more prone to variability. A novel target layout representation is proposed, and the latest support vector machine (SVM) algorithms are used to detect variability within standard cells and between cells in a simulated full chip layout.
Keywords :
electronic engineering computing; integrated circuit layout; learning (artificial intelligence); nanolithography; support vector machines; integrated circuits; large scale full chip analysis; layout patterns; lithography simulations; machine learning techniques; nanoscale lithography processes; support vector machine algorithms; target layout representation; Analytical models; Design for manufacture; Integrated circuit modeling; Lithography; Machine learning; Machine learning algorithms; Manufacturing processes; Predictive models; Semiconductor device measurement; Support vector machines; Kernel Methods; Machine Learning; Modeling Variability; Photo Lithography; Process Variation;
Conference_Titel :
Design Automation Conference, 2009. DAC '09. 46th ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-6055-8497-3