Title :
Device/circuit interactions at 22nm technology node
Author :
Roy, Kaushik ; Kulkarni, Jaydeep P. ; Gupta, Sumeet Kumar
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
As transition is being made into 22 nm node, technology considerations and device architectures suitable for such scaled technologies are being explored. To design circuits and systems at scaled nodes, we believe there is a need for technology aware circuit and system design methodology that considers device architecture, and technology challenges to achieve design optimality. In this paper, we discuss the challenges of device-circuit-system design at the 22 nm node and present techniques at different levels of design abstraction to meet these challenges. In particular, we discuss different device options for multi-gate FETs. Logic and memory design using multi-gate FETs is also considered. Finally, we briefly discuss process variation tolerant system design methodologies for such scaled technologies.
Keywords :
MOSFET; SRAM chips; integrated circuit design; technology CAD (electronics); DG MOSFET; FinFET; SRAM; device-circuit-system design; size 22 nm; system design methodology; technology aware circuit; transistor sizing; CMOS technology; Circuits and systems; Energy consumption; FETs; FinFETs; Leakage current; Logic design; Logic devices; MOSFETs; Threshold voltage; 22 nm technology node; DG MOSFETs; FinFETs; SRAM; scaling; transistor sizing;
Conference_Titel :
Design Automation Conference, 2009. DAC '09. 46th ACM/IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-6055-8497-3