DocumentCode :
500945
Title :
Design automation for a 3DIC FFT processor for synthetic aperture radar: A case study
Author :
Thorolfsson, Thorlindur ; Gonsalves, Kiran ; Franzon, Paul D.
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
fYear :
2009
fDate :
26-31 July 2009
Firstpage :
51
Lastpage :
56
Abstract :
This work discusses a 1024-point, memory-on-logic 3DIC FFT processor for synthetic aperture radar (SAR), sent to fabrication in the 180 nm MIT Lincoln Labs 3D FDSOI 1.5 V process along with the design flow required to realize it with off-the-shelf commercial 2D tools. The work shows how the vertical dimension can be exploited for novel memory architecture tradeoffs that are not feasible in 2D, reducing the energy consumed per memory operation in the FFT by 60.3%. In comparison to its 2D counterpart, the SAR FFT processor exhibits a 53.0% decrease in average wire length, a 24.6% increase in maximum operating frequency and a 25.3% decrease in total silicon area.
Keywords :
memory architecture; synthetic aperture radar; SAR FFT processor; memory architecture; memory-on-logic 3DIC FFT processor; synthetic aperture radar; Bandwidth; Circuit testing; Design automation; Fabrication; Logic design; Logic testing; Signal processing algorithms; Synthetic aperture radar; Through-silicon vias; Wire; 3DIC; FFT; SAR; TSV;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. DAC '09. 46th ACM/IEEE
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
978-1-6055-8497-3
Type :
conf
Filename :
5227203
Link To Document :
بازگشت