Title :
ESD protection design for CMOS RF integrated circuits
Author :
Ker, Ming-Dou ; Chen, Tung-Yang ; Chang, Chyh-Yih
Author_Institution :
Integrated Circuits & Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Abstract :
ESD protection design for CMOS RF integrated circuits is proposed in this paper by using the stacked polysilicon diodes as the input ESD protection devices to reduce the total input capacitance and to avoid the noise coupling from the common substrate. The ESD level of the stacked polysilicon diodes on the I/O pad is restored by using the turn-on efficient power-rail ESD clamp circuit, which is constructed by substrate-triggered technique. This polysilicon diode is fully process-compatible to general sub-quarter-micron CMOS processes.
Keywords :
CMOS integrated circuits; electrostatic discharge; radiofrequency integrated circuits; semiconductor diodes; silicon; CMOS RF integrated circuits; ESD protection design; I-O pad; power-rail ESD clamp circuit; stacked polysilicon diodes; substrate-triggered technique; turn-on efficient; CMOS integrated circuits; Capacitance; Coupling circuits; Diodes; Electrostatic discharge; Integrated circuit noise; Noise reduction; Protection; Radio frequency; Radiofrequency integrated circuits;
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium, 2001. EOS/ESD '01.
Conference_Location :
Portland, OR
Print_ISBN :
978-1-5853-7039-9
Electronic_ISBN :
978-1-5853-7039-9