Title :
Efficient pnp characteristics of pMOS transistors in sub-0.13µm ESD protection circuits
Author :
Boselli, Gianluca ; Duvvury, Charvaka ; Reddy, Vijay
Author_Institution :
Logic Technology Development, Texas Instruments Inc., Dallas, 75243, USA
Abstract :
An analysis of pMOS transistors in snapback conduction mode for a sub-0.13µm technology will be presented. The pMOS n-well confined behavior vs. nMOS will be discussed. It will be shown that n-well resistance control under ESD conditions is the key factor to maintaining a sufficient ballast resistance in fully silicided technologies. The snapback and breakdown behavior will be discussed with respect to both physical mechanisms and process features. New reliability issues arising from a highly performing pMOS pull up transistor will be described. Possible solutions at the process, device and circuit level will be presented to minimize these reliability concerns.
Keywords :
CMOS technology; Electrical resistance measurement; Electrostatic discharge; Instruments; Logic circuits; MOS devices; MOSFETs; Maintenance; Protection; Pulse measurements;
Conference_Titel :
2002 Electrical Overstress/Electrostatic Discharge Symposium, 2002. EOS/ESD '02.
Conference_Location :
Charlotte, NC, USA
Print_ISBN :
978-1-5853-7040-5
Electronic_ISBN :
978-1-5853-7040-5