DocumentCode :
505454
Title :
A CMOS low power ultra-wideband LNA utilizing feedback technique
Author :
Ansari, Kimia T. ; Plett, Calvin
Author_Institution :
Department of Electronics, Carleton University, Ottawa, Ontario, K1S 5B6, Canada
fYear :
2009
fDate :
13-14 Oct. 2009
Firstpage :
5
Lastpage :
8
Abstract :
A CMOS 3.1–10.6GHz low power low noise amplifier utilizing a feedback technique is reported. The series-inductive peaking has been used in the output stage to improve the 3-dB bandwidth of the LNA. To achieve wide and stable power and noise matching, the frequency dependent Miller multiplication factors, combined with a new parallel input inductor, is employed. The design is implemented in standard 0.13µm CMOS process. The LNA dissipates only 5.2mW power while it achieves a maximum power gain of 7.5dB, input return loss of better than −8dB and noise figure of 6.5–7.8 dB over the band of interest. The very small power consumption of this design makes it ideal for RFID applications. The chip area is only 700×1000µm including all test pads and ESD protection.
Keywords :
CMOS LNA; Miller multiplication; UWB; low power; series-inductive peaking;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Microsystems and Nanoelectronics Research Conference, 2009. MNRC 2009. 2nd
Conference_Location :
Ottawa, ON, Canada
Print_ISBN :
978-1-4244-4751-0
Type :
conf
Filename :
5338973
Link To Document :
بازگشت