DocumentCode :
506409
Title :
LFSR based fast seed selection technique reducing test time of IDDQ testing
Author :
Islam, Syed Zahidul ; bin Jidin, Razali ; Ali, Mohd Alauddin Mohd
Author_Institution :
Coll. of Eng., Univ. Tenaga Nasional, Putrajaya, Malaysia
Volume :
1
fYear :
2009
fDate :
4-6 Oct. 2009
Firstpage :
362
Lastpage :
364
Abstract :
This paper proposed iddq testing of combinational circuit using linear feedback shift register (LFSR) based fast seed selection technique. Although IDDQ testing is known to be effective to detect faults in CMOS circuit, test time of IDDQ testing is larger than that of logic testing. To reduce test time of IDDQ testing, bit-flipping technique is integrated with LFSR to reduce lower to higher (L to H) switching activities for combinational circuits. Experimental results for ISCAS´85 and ISCAS´89 benchmark circuits show the effectiveness (7% improvement) of the technique for reducing testing time delay.
Keywords :
CMOS logic circuits; circuit testing; combinational circuits; fault diagnosis; shift registers; CMOS circuit; LFSR; benchmark circuits; combinational circuit; fast seed selection; fault detection; linear feedback shift register; Benchmark testing; CMOS logic circuits; Circuit faults; Circuit testing; Combinational circuits; Electrical fault detection; Fault detection; Linear feedback shift registers; Logic testing; Switching circuits; IDDQ; LFSR; bridging fault;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics & Applications, 2009. ISIEA 2009. IEEE Symposium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-4681-0
Electronic_ISBN :
978-1-4244-4683-4
Type :
conf
DOI :
10.1109/ISIEA.2009.5356430
Filename :
5356430
Link To Document :
بازگشت