• DocumentCode
    507397
  • Title

    Yield estimation of SRAM circuits using “Virtual SRAM Fab”

  • Author

    Bansal, Aditya ; Singh, Rama N. ; Kanj, Rouwaida N. ; Mukhopadhyay, Saibal ; Lee, Jin-Fuw ; Acar, Emrah ; Singhee, Amith ; Kim, Keunwoo ; Chuang, Ching-Te ; Nassif, Sani ; Heng, Fook-Luen ; Das, Koushik K.

  • Author_Institution
    IBM T. J. Watson Res., Yorktown Heights, NY, USA
  • fYear
    2009
  • fDate
    2-5 Nov. 2009
  • Firstpage
    631
  • Lastpage
    636
  • Abstract
    Static Random Access Memories (SRAMs) are key components of modern VLSI designs and a major bottleneck to technology scaling as they use the smallest size devices with high sensitivity to manufacturing details. Analysis performed at the "schematic" level can be deceiving as it ignores the interdependence between the implementation layout and the resulting electrical performance. We present a computational framework, referred to as "Virtual SRAM Fab", for analyzing and estimating pre-Si SRAM array manufacturing yield considering both lithographic and electrical variations. The framework is being demonstrated for SRAM design/optimization in 45 nm nodes and currently being used for both 32 nm and 22 nm technology nodes. The application and merit of the framework are illustrated using two different SRAM cells in a 45 nm PD/SOI technology, which have been designed for similar stability/performance, but exhibit different parametric yields due to layout/lithographic variations. We also demonstrate the application of Virtual SRAM Fab for prediction of layout-induced imbalance in an 8T cell, which is a popular candidate for SRAM implementation in 32-22 nm technology nodes.
  • Keywords
    SRAM chips; integrated circuit layout; integrated circuit yield; 8T cell; SRAM cells; SRAM circuits; electrical performance; electrical variations; implementation layout; layout-induced imbalance; lithographic variations; manufacturing details; modern VLSI designs; size 32 nm to 22 nm; size 45 nm; static random access memories; virtual SRAM fab; yield estimation; Circuits; FETs; Fabrication; Lithography; Manufacturing; Performance analysis; Process design; Random access memory; Stability; Yield estimation;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA
  • ISSN
    1092-3152
  • Print_ISBN
    978-1-60558-800-1
  • Electronic_ISBN
    1092-3152
  • Type

    conf

  • Filename
    5361230