DocumentCode :
507403
Title :
An accurate and efficient performance analysis approach based on queuing model for network on chip
Author :
Lai, Mingche ; Gao, Lei ; Xiao, Nong ; Wang, Zhiying
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Tech., Changsha, China
fYear :
2009
fDate :
2-5 Nov. 2009
Firstpage :
563
Lastpage :
570
Abstract :
An accurate and highly-efficient performance analysis approach is extremely important for the early-stage designs of network-on-chip. In this paper, the novel M/G/1/N queuing models for generic routers are proposed to analyze various packet blockings and then the performance analysis algorithm is presented to estimate some key metrics in terms of packet latency, buffer utilization, etc. For single-channel and multi-channel routers, the comparisons between analysis and observed results validate that the proposed approach with mean errors of 6.9% and 7.8% achieve the speed-ups of 240 and 210 times respectively. In our design methodology, this approach can not only effectively direct NoC synthesis process but also be conveniently applied to multi-objective optimizations to find the best mapping solutions.
Keywords :
network routing; network-on-chip; queueing theory; network on chip; network routers; packet blockings; performance analysis; queuing model; Analytical models; Bandwidth; Delay; Design methodology; Design optimization; Network-on-a-chip; Performance analysis; Queueing analysis; Throughput; Traffic control; Network-on-chip; analysis; queuing model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-60558-800-1
Electronic_ISBN :
1092-3152
Type :
conf
Filename :
5361237
Link To Document :
بازگشت