DocumentCode :
507453
Title :
PSTA-based branch and bound approach to the silicon speedpath isolation problem
Author :
Onaissi, Sari ; Heloue, Khaled R. ; Najm, Farid N.
Author_Institution :
ECE Dept., Univ. of Toronto, Toronto, ON, Canada
fYear :
2009
fDate :
2-5 Nov. 2009
Firstpage :
217
Lastpage :
224
Abstract :
The lack of good ¿correlation¿ between pre-silicon simulated delays and measured delays on silicon (silicon data) has spurred efforts on so-called silicon debug. The identification of speed-limiting paths, or simply speedpaths, in silicon debug is a crucial step, required for both ¿fixing¿ failing paths and for accurate learning from silicon data. We propose using characterized, pre-silicon, variational timing models to identify speedpaths that can best explain the observed delays from silicon measurements. Delays of all logic paths are written as affine functions of process parameters, called hyperplanes, and a branch and bound approach is then applied to find the ¿best¿ path combinations. Our method has been tested on a set of ISCAS-89 circuits and the results show that it accurately identifies the speedpaths in most cases, and that this is achieved in a very efficient manner.
Keywords :
elemental semiconductors; logic testing; silicon; ISCAS-89 circuits; PSTA; Si; silicon debug; speed-limiting paths; speedpath isolation problem; Circuit testing; Delay; Electronic design automation and methodology; Logic; Particle measurements; Permission; Process design; Silicon; Timing; Velocity measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-60558-800-1
Electronic_ISBN :
1092-3152
Type :
conf
Filename :
5361290
Link To Document :
بازگشت