DocumentCode :
507457
Title :
Layout-driven test-architecture design and optimization for 3D SoCs under pre-bond test-pin-count constraint
Author :
Jiang, Li ; Xu, Qiang ; Chakrabarty, Krishnendu ; Mak, T.M.
Author_Institution :
Deptartment of CS&E, Chinese Univ. of Hong Kong, Shatin, China
fYear :
2009
fDate :
2-5 Nov. 2009
Firstpage :
191
Lastpage :
196
Abstract :
We propose a layout-driven test-architecture design and optimization technique for core-based system-on-chips (SoCs) that are fabricated using three-dimensional (3D) integration. In contrast to prior work, we consider the pre-bond test-pin-count constraint during optimization since these pins occupy large silicon area that cannot be used in functional mode. In addition, the proposed test-architecture design takes the SoC layout into consideration and facilitates the sharing of test wires between pre-bond tests and post-bond test, which significantly reduces the routing cost for a test-access mechanism in 3D technology. Experimental results for the ITC´02 SoC benchmarks circuits demonstrate the effectiveness of the proposed solution.
Keywords :
system-on-chip; 3D SoCs; SoC layout; core-based system-on-chips; layout-driven test-architecture design; prebond test-pin-count constraint; Circuit testing; Constraint optimization; Costs; Design optimization; Pins; Routing; Silicon; System testing; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
978-1-60558-800-1
Electronic_ISBN :
1092-3152
Type :
conf
Filename :
5361294
Link To Document :
بازگشت