Title :
Compacting test vector sets via strategic use of implications
Author :
Alves, Nuno ; Dworak, Jennifer ; Bahar, Iris ; Nepal, K.
Author_Institution :
Div. of Eng., Brown Univ., Providence, RI, USA
Abstract :
As the complexity of integrated circuits has increased, so has the need for improving testing efficiency. Unfortunately, the types of defects are also becoming more complex, which in turn makes simple approaches for testing inadequate. Using n-detect testing can improve detect coverage; however, this approach can greatly increase the test set size. In this proof-of-concept paper we investigate the use of logic implication checkers, inserted in hardware, as an aid in compacting n-detect test sets. We show that checker hardware with minimal area overhead can reduce test set size by up to 25%. In addition, this implication checker can serve a dual purpose for online error detection.
Keywords :
automatic test pattern generation; error detection; integrated circuit testing; logic testing; integrated circuit complexity; logic implication checker; online error detection; test vector set; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Compaction; Electrical fault detection; Fault detection; Hardware; Logic devices; Logic testing;
Conference_Titel :
Computer-Aided Design - Digest of Technical Papers, 2009. ICCAD 2009. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-60558-800-1
Electronic_ISBN :
1092-3152