DocumentCode :
508540
Title :
Dynamic reconfigurable storage and pretreatment system of SAR signal processing using Nios II architecture
Author :
Liu Feng ; Bian Mingming ; Xie Yizhuang
Author_Institution :
Radar Res. Lab., Beijing Inst. of Technol., Beijing
fYear :
2009
fDate :
20-22 April 2009
Firstpage :
1
Lastpage :
4
Abstract :
Because of synthetic aperture radar (SAR) is a powerful remote sensing technique, there has been growing interest in using SAR to obtain high resolution image. Modern high- performance SAR requires advanced and sophisticated signal processing technique to get high-quality image products. Meanwhile, the semiconductor technologies are updated day after day, programmability and flexibility are the trend of current electronic system, and it leads to the advent of system-on-chip (SOC). The Nios II, a soft-core processor integrated in Altera FPGA chip, is characterized by its flexibility and programmability. In this paper, a dynamic reconfigurable storage and pretreatment system of SAR signal processing is designed and realized based on the Nios II soft-core processor. The proposed architecture takes advantage of the embedded CPU to control all the peripherals, highly increased the efficiency of the design.
Keywords :
embedded systems; field programmable gate arrays; radar imaging; synthetic aperture radar; system-on-chip; Altera FPGA chip; Nios II architecture; SAR signal processing; dynamic reconfigurable storage; embedded CPU; high resolution image; pretreatment system; synthetic aperture radar; system-on-chip; Nios II soft-core processor; SAR signal processing; SOPC; dynamic reconfigure; sdram controller;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Radar Conference, 2009 IET International
Conference_Location :
Guilin
ISSN :
0537-9989
Print_ISBN :
978-1-84919-010-7
Type :
conf
Filename :
5367403
Link To Document :
بازگشت