DocumentCode :
511743
Title :
High-level statistical static timing analysis under process variation
Author :
Kim, Taehoon ; Kim, Wook ; Kim, Jinwook ; Kim, Young Hwan
Author_Institution :
Div. of Electr. & Comput. Eng., Pohang Univ. of Sci. & Technol., Pohang, South Korea
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
421
Lastpage :
424
Abstract :
This paper proposes a promising statistical static timing analysis (SSTA) method for high-level design. The delay models obtained using gate-level SSTA are mapped to a timing graph of functional modules. The timing analysis of a circuit can be performed using the completed timing graph. In experiments, the proposed method showed very slight differences of 2.18% at the 80% timing yield constraint (TYC) and of 0.03% at the 99.87% (3¿) TYC, compared to Monte-Carlo simulation. By considering correlations among functional modules, the proposed method performs accurate timing analysis for high-level design.
Keywords :
Monte Carlo methods; graph theory; Monte-Carlo simulation; functional modules; high-level design; high-level statistical static timing analysis; process variation; timing graph; timing yield constraint; Charge carriers; Circuits; Current measurement; Electron beams; Probes; Radiative recombination; Scanning electron microscopy; Semiconductor materials; Spontaneous emission; Timing; SSTA; high-level design; timing yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403700
Link To Document :
بازگشت