DocumentCode :
511754
Title :
Optimized system design for fully integrated fractional-N PLL
Author :
Zhu, Yuchun ; Jin, Jing ; Yu, Xiaopeng ; Zhou, Jianjun
Author_Institution :
Sch. of Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
fYear :
2009
fDate :
14-16 Dec. 2009
Firstpage :
220
Lastpage :
223
Abstract :
In this paper, an optimized method is proposed for the design of fully integrated fractional-N PLL system. The main target is to get relatively small capacitor value for on chip low pass filter while satisfy the system phase noise requirement. The method is implemented in CMMB application whose output frequency of the PLL is from 1.88 to 3.48 GHz. With the VCO tuning gain varying from 50 to 100 MHz/V, crystal frequency of some discrete value between 13 MHz and 38.4 MHz and proper charge pump current, we get the optimized capacitor value less than 120 pF over loop parameter variations, which is suitable for on chip realization. The overall phase noises are -81 dBc/Hz and -129 dBc/Hz at 1 kHz and 1.45 MHz respectively in simulation for worst case.
Keywords :
low-pass filters; phase locked loops; phase noise; voltage-controlled oscillators; VCO tuning gain; charge pump current; crystal frequency; frequency 1.88 GHz to 3.48 GHz; frequency 13 MHz; frequency 38.4 MHz; fully integrated fractional-N PLL system; loop parameter variations; on chip low pass filter; optimized system design; phase locked loops; system phase noise requirement; voltage-controlled oscillators; Capacitors; Charge pumps; Design optimization; Frequency; Low pass filters; Phase locked loops; Phase noise; System-on-a-chip; Tuning; Voltage-controlled oscillators; Σ-Δ modulator; PLL; fractional-N; on chip low pass filter; phase noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits, ISIC '09. Proceedings of the 2009 12th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-9-8108-2468-6
Type :
conf
Filename :
5403712
Link To Document :
بازگشت